位置:QL2009-0PF144I > QL2009-0PF144I详情
QL2009-0PF144I中文资料
QL2009-0PF144I数据手册规格书PDF详情
[QuickLogic]
PRODUCT SUMMARY
The QL2009 is a 9,000 usable ASIC gate,16,000 usable PLD gate member of the pASIC 2 family of FPGAs. pASIC 2 FPGAs employ a unique combination of architecture, technology, and software tools to provide high speed, high usable density, low price, and flexibility in the same devices. The flexibility and speed make pASIC 2 devices an efficient and high performance silicon solution for designs described using HDLs such as Verilog and VHDL, as well as schematics.
FEATURES
Ultimate Verilog/VHDL Silicon Solution
- Abundant, high-speed interconnect eliminates manual routing
- Flexible logic cell provides high efficiency and performance
- Design tools produce fast, efficient Verilog/VHDL synthesis
Speed, Density, Low Cost and Flexibility in One Device
- 16-bit counter speeds exceeding 200 MHz
- 9,000 usable ASIC gates, 16,000 usable PLD gates, 225 I/Os
- 3-layer metal ViaLink process for small die sizes
- 100 routable and pin-out maintainable
Advanced Logic Cell and I/O Capabilities
- Complex functions (up to 16 inputs) in a single logic cell
- High synthesis gate utilization from logic cell fragments
- Full IEEE Standard JTAG boundary scan capability
- Individually-controlled input/feedback registers and OEs on all I/O pins
Other Important Family Features
- 3.3V and 5.0V operation with low standby power
- I/O pin-compatibility between different devices in the same packages
- PCI compliant (at 5.0V), full speed 33 MHz implementations
- High design security provided by security fuses
Total of 225 I/O Pins
- 217 bidirectional input/output pins, PCI-compliant at 5.0V in -1/-2 speed grades
- 4 high-drive input-only pins
- 4 high-drive input/distributed network pins
Four Low-Skew (less than 0.5ns) Distributed Networks
- Two array networks available to logic cell flip-flop clock, set, and reset - each driven by an input-only pin
- Two global clock/control networks available to F1 logic input, and logic cell flip-flop clock, set, reset; input and I/O register clock, reset, enable; and output enable controls - each driven by an input-only pin, or any input or I/O pin, or any logic cell output or I/O cell feedback
High Performance
- Input + logic cell + output delays under 6 ns
- Datapath speeds exceeding 225 MHz
- Counter speeds over 200 MHz
QL2009-0PF144I产品属性
- 类型
描述
- 型号
QL2009-0PF144I
- 功能描述
3.3V and 5.0V pASIC? 2 FPGA Combining Speed, Density, Low Cost and Flexibility
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
QUICKLOG |
22+ |
TQFP144 |
5000 |
全新原装现货!自家库存! |
|||
24+ |
5000 |
公司存货 |
|||||
QUICKLOGIC |
23+ |
QFP |
1004 |
全新原装现货 |
|||
QUICKLOGIC |
22+ |
QFP |
3000 |
原装现货 |
|||
QUICKLOGIC |
2023+ |
QFP |
50000 |
原装现货 |
|||
QLOG |
23+ |
65480 |
|||||
QUICKLOGIC |
23+ |
BGA |
1 |
现货库存 |
|||
QUICKLOGIC |
23+ |
QFP |
3000 |
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、 |
|||
QUICKLOG |
QFP |
53650 |
一级代理 原装正品假一罚十价格优势长期供货 |
||||
QUICKLOGIC |
23+ |
QFP |
89630 |
当天发货全新原装现货 |
QL2009-0PF144I 资料下载更多...
QL2009-0PF144I 芯片相关型号
- AME8500BEETCD19
- AME8500BEEVBD19
- AME8500BEFTCD19
- AME8500CEFVCD19
- AME8501BEEVBD19
- FA56-11
- JAN1N3032ATRUR-1
- JANTX1N3038ATRUR-1
- JANTXV1N3031ATRUR-1
- JANTXV1N3038ATRUR-1
- NAND01GW3A2AZA1
- NAND256R4A0AZA1
- NAND256R4A0AZB1
- NAND512R3A0AZB1
- NAND512W3A2AZA1
- NAND512W4A0AZA1
- QL2009-1PB256I
- QL2009-1PQ208I
- RN2909FE
- S1M8662AX01-F0T0
- SC16C750BIA44
- SC56-11
- SDU9916
- SGA-6389
- XC6201P211TH
- XC6201P241TH
- XC6201P351TH
- XC6201P381TH
- XC6201P472PH
- XC6201P492PH
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86